

Question Paper Code: 57297

## B.E/B.Tech. DEGREE EXAMINATION, MAY/JUNE 2016

Sixth Semester

## MEDICAL ELECTRONICS

EC 6601 - VLSI DESIGN

(Common to Electronics and Communication Engineering

(Regulations 2013)

Time: Three Hours

Maximum: 100 Marks

## Answer ALL questions. $PART - A (10 \times 2 = 20 Marks)$

- State channel-length modulation. Write down the equation for describing the channel length modulation effect in NMOS transistors.
- 2. What is Latch-up? How to prevent latch up?
- 3. Give Elmore delay expression for propagation delay of an inverter.
- 4. Why single phase dynamic logic structure cannot be cascaded ? Justify.
- Draw the switch level schematic of multiplexer based nMOS latch using nMOS only pass transistors for multiplexers.
- 6. What is clocked CMOS register?
- 7. What is meant by bit-sliced data path organization?
- 8. Determine propagation delay of n-bit carry select adder.
- 9. What are feed-through cells? State their uses.
- 10. State the features of full custom design.

14-06

57297

## $PART - B (5 \times 16 = 80 Marks)$

| 11. | (a) | (i)                                                                                                                          | Describe the equation for source to drain current in the three regions of operation of a MOS transistor and draw the VI characteristics.    | f (8) |
|-----|-----|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|
|     |     | · (ii)                                                                                                                       | Explain in detail about the body effect and its effect in MOS device.  OR                                                                   | (8)   |
|     | (b) | (i)                                                                                                                          | Explain the DC transfer characteristics of a CMOS Inverter with necessary conditions for the different regions of operation.                | (8)   |
| 1   |     | (ii)                                                                                                                         | Discuss the principles of constant field and lateral scaling. Write the effects of the above scaling methods on the device characteristics. | 11.0  |
| 12. | (a) | (i)                                                                                                                          | Draw the static CMOS logic circuit for the following expression (a) $Y = (A \cdot B \cdot C \cdot D)$                                       | (8)   |
|     |     |                                                                                                                              | (b) $Y = \overline{D(A + BC)}$                                                                                                              |       |
|     |     | (ii)                                                                                                                         | Discuss in detail the characteristics of CMOS transmission gate ?  OR                                                                       | (8)   |
|     | (b) | What are the sources of power dissipation in CMOS and discuss various design techniques to reduce power dissipation in CMOS? |                                                                                                                                             |       |
| 13. | (a) | Exp                                                                                                                          | lain the operation of master-slave based edge triggered register.  OR                                                                       | (16)  |
|     | (b) | Disc                                                                                                                         | cuss in detail various pipelining approaches to optimize sequential circuits.                                                               | (16)  |
| 14. | (a) | Design a 16 bit carry bypass and carry select adder and discuss their features. (8 + 8)  OR                                  |                                                                                                                                             |       |
|     | (b) | Desi                                                                                                                         | gn a 4 × 4 array multiplier and write down the equation for delay.                                                                          | (16)  |
| 15. | (a) |                                                                                                                              | n neat sketch explain the CLB, IOB and programmable interconnects of an A device.                                                           | (16)  |
|     |     |                                                                                                                              | OR                                                                                                                                          |       |
|     | (b) | Writ                                                                                                                         | te brief notes on :                                                                                                                         |       |
|     |     | (a)                                                                                                                          | Full custom ASIC                                                                                                                            | (8)   |
|     |     | (b)                                                                                                                          | Semi custom ASIC                                                                                                                            | (8)   |