## Download Anna University Questions, Syllabus, Notes @ WAXAY AllAbtEnga com | | Reg. No.: | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Question Paper Code: 52919 | | | | B.E./B.Tech. DEGREE EXAMINATIONS, APRIL/MAY 2019. | | | | Fourth/Fifth Semester | | | | Electronics and Communication Engineering | | | | EC 6504 — Microprocessor and Microcontroller | | | (C | ommon to Biomedical Engineering/Computer Science and Engineering/Medical<br>Electronics/Information Technology) | | | | (Regulation 2013) | | | Fou | (Also common to: PTEC 6504 – Microprocessor and Microcontroller for B.E. (Part-Time) – Third Semester – Computer Science and Engineering – arth Semester – Electronics and Communication Engineering – Regulation 2014) | | | Tim | e: Three hours . Maximum: 100 marks | | | | Answer ALL questions. | | | | PART A — $(10 \times 2 = 20 \text{ marks})$ | | | 1. | Given that (BX) = 0158 (DI) = 10A5 Displacement = 1B57 (DS) = 2100. Determine the effective address and physical address for the following addressing modes. | | | | (a) Register Indirect | | | | (b) Relative based indexed. | | | 2. | What are macros? | | | 3. | Draw the format of the Flag register. | | | 4. | Write the advantages of loosely coupled system over tightly coupled systems. | | | 5. | What is mode 0 operation of 8255? | | | 6. | What are the operating modes in 8279? | | | 7. | Which bits of the PSW are responsible for selection of the register banks? | | | | | | | | | | | | | | ## Download Anna University Questions, Syllabus, Notes @ ## www.AllAbtEngg.com | 8. | For an 8051 | system | of 11 | .0592 | MHz, | find | the | time | delay | for | the | following | |----|-------------|--------|-------|-------|------|------|-----|------|-------|-----|-----|-----------| | | subroutine: | | | | | | | | | | | | | | | Machine Cycle | |--------|----------------|---------------| | DELAY: | MOV R3, #250 | 1 | | HERE: | NOP | 1 | | | NOP | 1 | | | NOP | 1 | | | NOP | 1 | | | DJNZ, R3, HERE | 2 | | | RET | 2 | - 9. What are the different modes in which timer 2 can operate? - 10. When is an external memory access generated in 8051? PART B $$(5 \times 13 = 65 \text{ marks})$$ (a) With neat block diagram, explain the architecture of 8086 Microprocessor. Or - (b) What is Interrupt and interrupt routine. Explain interrupt sequence for 8086 Microprocessor and interrupt pointers. - 12. (a) With neat block diagram, explain the architecture of 8086 in maximum mode configuration. Also explain the Bus timing diagram for input and output transfer on a maximum mode. Or - (b) Explain the interrupt system based on multiple 8259 with necessary block diagram. - (a) Draw the Block diagram and explain the operations of 8251 serial communication interface. Or - (b) Explain in detail about interfacing of four LCD digits to 8086. - 14. (a) (i) Explain in detail about the 8051 register banks and stack. (8) - (ii) Show the code to push R5, R6 and A onto the stack and then pop them back into R2, R3, and B, where register B = register A, R2 = R6, and R3 = R5. Or (b) Briefly explain about the various addressing modes of 8051 with one example. 52919 ## Download Anna University Questions, Syllabus, Notes @ www.AllAbtEngg.com